## (Model Paper) C -20, EC -303 ## State Board of Technical Education and Training, A. P ## Diploma in Electronics and Communication Engineering (DECE) ### III Semester **Subject Name: Digital Electronics** Sub Code: EC - 303 | Time: 90 minutes | | Unit Test-I | | Max.Marks:40 | | |------------------|----------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------| | | | | Part-A | | 16Marks | | | | (1) Answer <b>all</b> que<br>(2) First question o | wer <b>all</b> questions.<br>question carries <b>four</b> marks, each question of remaining ca | | | | 1. | Conve<br>a) 25 <sub>10</sub> | | bers into binary nun<br>c) AB <sub>16</sub> | nber system<br>d) 2A <sub>16</sub> | (CO1) | | 2. | Perfor | m the binary subtrac | ction of following two | o numbers using 2's complen | nent method<br>(CO1) | | | | 1011012 | | | | | | | -1001102 | | | | | 3.<br>4.<br>5. | Classif | De-Morgan's theorer<br>y different logic fam<br>the terms: propaga | ilies | rgin, Fan out of digital ICs | (CO1)<br>(CO2)<br>(CO2) | | | | | Part-B | | 3×8=24 | | Instru | ctions: | (1) Answer <b>all</b> que | | | | | | | • • | carries <b>eight</b> marks | | | | | | | be comprenensive a<br>but not the length of | nd the criterion for valuation<br>the answer. | l | | 6. | (a) Realize AND, OR, NOT operations using NAND, NOR gates (or) | | | | (CO1) | | | (b) Sir | (CO1) | | | | | 7. | (a) Ex | plain the working of | open collector TTL N | NAND gate with circuit diagra | ım. (CO2) | | 8. | | | Totem-pole output | . TTL NAND gate with circuit di<br>ment subtractor circuit. | agram. (CO2)<br>(CO3) | | | | | (0 | | | | | | plain the operation tes. | of Full adder circuit | with truth table using Ex-O | R gate and basic<br>(CO3) | #### **MODEL PAPER** ### Diploma in Electronics and Communication Engineering (DECE) #### **III Semester** **Subject Name: Digital Electronics** Sub Code: EC - 303 Time: 90 minutes Unit Test II Max.Marks:40 16Marks Part-A Instructions: (1) Answer all questions. (2) First question carries four marks, each question of remaining carries three marks 1. a) Write one example for combinational logic circuit? (CO3) b) Write one example for sequential logic circuit? (CO4) c) Write full form of EEPROM (CO5) d) Write full form of NV RAM (CO5) 2. Compare the performance of serial and parallel adder (CO3) 3. State the need for preset and clear inputs. (CO4) 4. List the applications of flip flops (CO4) 5. Classify different types of semiconductor memories (CO5) $3 \times 8 = 24$ Part-B Instructions: (1) Answer all questions. (2) Each question carries eight marks (3) Answer should be comprehensive and the criterion for valuation is the content but not the length of the answer. 6. (a) Explain the working of 4-bit asynchronous counter with circuit diagram and timing diagram. (CO3) (or) (b) Explain the working of asynchronous decade counter with circuit diagram and timing (CO3) diagram. 7. (a) Explain the working of 4-bit shift left register with Circuit diagram (CO4) (or) (b) Explain the working of 4-bit shift right register with Circuit diagram. (CO4) 8. (a) Explain working of diode ROM with suitable circuit diagram (CO5) (or) (b) Explain the working of basic dynamic MOS RAM cell with suitable circuit diagram (CO5) #### **MODEL PAPER** # BOARD DIPLOMA EXAMINATIONS C-23, EC-303, DIGITAL ELECTRONICS # III SEMESTER SEMESTER END EXAMINATION TIME:3 HOURS MAX MARKS:80 | | | Part-A | 10×3=30 | |---------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Instructions: | | <ul><li>(1) Answer all questions.</li><li>(2) Each question carries three marks</li><li>(3) Answer should be brief and straight to the point and shall not e five simple sentences.</li></ul> | xceed | | 1. | Conver | t the following numbers into binary number system | (CO1) | | | a) 25 <sub>10</sub> | b) 72 <sub>8</sub> c) AB <sub>16</sub> | | | 2. | Perfor | m the following binary subtraction using 2's complement method (CO1) | (CO1) | | | | 1011012 | | | | | -100110 <sub>2</sub> | | | | | | | | 3. | Classify | different logic families | (CO2) | | 4.<br>5. | | nes of tri-state buffers.<br>Half adder circuit and give its truth table | (CO2)<br>(CO3) | | 6. | Compa | re the performance of serial and parallel adder | (CO3) | | 7. | State t | he need for preset and clear inputs. | (CO4) | | 8. | List the | applications of flip flops | (CO4) | | 9. | Classify | different types of semiconductor memories | (CO5) | | 10 | . State t | he difference between Flash ROM and NV RAM | (CO5) | | | | | | | | | Part-B | 5×10=50 | | Instruc | ctions: | <ul> <li>(1) Answer any 5 questions.</li> <li>(2) Each question carries ten marks</li> <li>(3) Answer should be comprehensive and the criterion for valuation is the content but not the length of the answer.</li> </ul> | n | | 11. | Realize AND, OR, NOT operations using NAND, NOR gates | (CO1) | |-----|---------------------------------------------------------------------------------|--------------| | 12. | Simplify the following Boolean Expression using Karnaugh map | (CO1) | | | $Y = A\overline{B}C + AB\overline{C} + \overline{AB}C + ABC$ | | | 13. | Explain the working of Totem-pole output TTL NAND gate with circuit diagram. ( | CO2) | | 14. | Explain 4x1 Multiplexer with logic circuit diagram | (CO3) | | 15. | Realize one-bit digital comparator circuit using gates | (CO3) | | 16. | Explain the working of master slave JK flip flop | (CO4) | | 17. | Explain the working of 4-bit asynchronous counter with circuit diagram and drav | v the timing | | | diagram. | (CO4) | | 18. | Explain working of diode ROM with suitable circuit diagram | (CO5) |